Intelligent on/off link management for on-chip networks

Andreas G. Savva, Theocharis Theocharides, Vassos Soteriou Soteriou

Research output: Chapter in Book/Report/Conference proceedingConference contribution

Abstract

Links connecting on-chip components are a major source of power consumption in modern-day on-chip interconnects. Several efforts have henceforth focused on reducing the power consumption, the majority of which efforts target selected links for turning on and off. In this paper we propose an intelligent power management policy for networks-on-chip where links are turned off and switched back on based on a neural network, which processes link utilization as feedback from the system and determines which links are candidates for turning off and back on. The neural network is kept relatively small in terms of area and power consumption, as it is used to forecast the optimal utilization threshold for which underutilized links are turned off.

Original languageEnglish (US)
Title of host publicationProceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011
Pages343-344
Number of pages2
DOIs
StatePublished - Sep 14 2011
Event2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011 - Chennai, India
Duration: Jul 4 2011Jul 6 2011

Other

Other2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011
CountryIndia
CityChennai
Period7/4/117/6/11

Fingerprint

Electric power utilization
Neural networks
Feedback
Network-on-chip
Power management

ASJC Scopus subject areas

  • Hardware and Architecture
  • Electrical and Electronic Engineering

Cite this

Savva, A. G., Theocharides, T., & Soteriou, V. S. (2011). Intelligent on/off link management for on-chip networks. In Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011 (pp. 343-344). [5992537] https://doi.org/10.1109/ISVLSI.2011.13

Intelligent on/off link management for on-chip networks. / Savva, Andreas G.; Theocharides, Theocharis; Soteriou, Vassos Soteriou.

Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011. 2011. p. 343-344 5992537.

Research output: Chapter in Book/Report/Conference proceedingConference contribution

Savva, AG, Theocharides, T & Soteriou, VS 2011, Intelligent on/off link management for on-chip networks. in Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011., 5992537, pp. 343-344, 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011, Chennai, India, 7/4/11. https://doi.org/10.1109/ISVLSI.2011.13
Savva AG, Theocharides T, Soteriou VS. Intelligent on/off link management for on-chip networks. In Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011. 2011. p. 343-344. 5992537 https://doi.org/10.1109/ISVLSI.2011.13
Savva, Andreas G. ; Theocharides, Theocharis ; Soteriou, Vassos Soteriou. / Intelligent on/off link management for on-chip networks. Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011. 2011. pp. 343-344
@inproceedings{71edc5d379964433be519ce468cfd762,
title = "Intelligent on/off link management for on-chip networks",
abstract = "Links connecting on-chip components are a major source of power consumption in modern-day on-chip interconnects. Several efforts have henceforth focused on reducing the power consumption, the majority of which efforts target selected links for turning on and off. In this paper we propose an intelligent power management policy for networks-on-chip where links are turned off and switched back on based on a neural network, which processes link utilization as feedback from the system and determines which links are candidates for turning off and back on. The neural network is kept relatively small in terms of area and power consumption, as it is used to forecast the optimal utilization threshold for which underutilized links are turned off.",
author = "Savva, {Andreas G.} and Theocharis Theocharides and Soteriou, {Vassos Soteriou}",
year = "2011",
month = "9",
day = "14",
doi = "10.1109/ISVLSI.2011.13",
language = "English (US)",
isbn = "9780769544472",
pages = "343--344",
booktitle = "Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011",

}

TY - GEN

T1 - Intelligent on/off link management for on-chip networks

AU - Savva, Andreas G.

AU - Theocharides, Theocharis

AU - Soteriou, Vassos Soteriou

PY - 2011/9/14

Y1 - 2011/9/14

N2 - Links connecting on-chip components are a major source of power consumption in modern-day on-chip interconnects. Several efforts have henceforth focused on reducing the power consumption, the majority of which efforts target selected links for turning on and off. In this paper we propose an intelligent power management policy for networks-on-chip where links are turned off and switched back on based on a neural network, which processes link utilization as feedback from the system and determines which links are candidates for turning off and back on. The neural network is kept relatively small in terms of area and power consumption, as it is used to forecast the optimal utilization threshold for which underutilized links are turned off.

AB - Links connecting on-chip components are a major source of power consumption in modern-day on-chip interconnects. Several efforts have henceforth focused on reducing the power consumption, the majority of which efforts target selected links for turning on and off. In this paper we propose an intelligent power management policy for networks-on-chip where links are turned off and switched back on based on a neural network, which processes link utilization as feedback from the system and determines which links are candidates for turning off and back on. The neural network is kept relatively small in terms of area and power consumption, as it is used to forecast the optimal utilization threshold for which underutilized links are turned off.

UR - http://www.scopus.com/inward/record.url?scp=80052586490&partnerID=8YFLogxK

UR - http://www.scopus.com/inward/citedby.url?scp=80052586490&partnerID=8YFLogxK

U2 - 10.1109/ISVLSI.2011.13

DO - 10.1109/ISVLSI.2011.13

M3 - Conference contribution

SN - 9780769544472

SP - 343

EP - 344

BT - Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011

ER -